【24h】

A 20MS/s 12b 737.76μW SAR ADC in 0.18μm CMOS

机译:20ms / s 12b737.76μwsar adc在0.18μmcmos中

获取原文

摘要

A 20 MS/s, 12 bits SAR ADC with low power is proposed in this paper. Architectural redundancy, correlated reversed switching scheme (CRS) and segmented DAC technology are applied in this successive approximation ADC (SAR ADC) at the same time. Therefore, these mechanisms provide a better balance between speed and resolution, and pave the way for higher sampling rates and better power efficiency. Settling time, comparator delay and logic delay are the key factors which restrict the speed of ADC. To solve this problem, the SAR ADC adopts the asynchronous control logic, while the capacitor array which is reasonably split. The whole work is implemented on the 0.18 μm CMOS process. With the Nyquist frequency input, the SNDR and SFDR are 70.4 dB and 81.2 dB, respectively, and the ENOB is 11.40 bits. The power consumption of the SAR ADC is only 737.76 μW.
机译:本文提出了20毫米/秒,12位SAR ADC,采用低功耗。架构冗余,相关反转切换方案(CRS)和分段DAC技术在此连续近似ADC(SAR ADC)中应用。因此,这些机制在速度和分辨率之间提供更好的平衡,并为更高的采样率和更好的功率效率铺平道路。建立时间,比较器延迟和逻辑延迟是限制ADC速度的关键因素。为了解决这个问题,SAR ADC采用异步控制逻辑,而具有合理分割的电容器阵列。整个工作是在0.18μmCMOS过程上实现的。使用奈奎斯特频率输入,SNDR和SFDR分别为70.4 dB和81.2 dB,并且ENOB为11.40位。 SAR ADC的功耗仅为737.76μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号