首页> 外文会议>IEEE/ACM International Symposium on Networks-on-Chip >High-performance energy-efficient NoC fabrics: Evolution and future challenges
【24h】

High-performance energy-efficient NoC fabrics: Evolution and future challenges

机译:高性能,节能的NoC织物:发展和未来挑战

获取原文

摘要

As exa-scale microprocessor and SoC core and IP block counts increase, networks-on-chip are increasingly becoming performance and power limiters. Recent scaling and integration trends pose further challenges for on-die communication networks with topologies that have evolved from crossbars to rings to 2D meshes. These future challenges include i) reducing energy associated with global clock distribution, synchronization, and data storage, ii) adapting to process, voltage, and temperature variations, and iii) flexibility for different operating voltages, frequencies, and IP blocks. In this presentation, we will review some of the key network-on-chip scaling trends and challenges as well as discuss architecture and circuit solutions. Recent advancements implemented in 22nm tri-gate CMOS to demonstrate the combination of hybrid packet/circuit switching with source-synchronous operation to address these challenges by removing intra-route data storage and costly global clock distribution power will be presented.
机译:随着Exa级微处理器和SoC内核以及IP块数量的增加,片上网络正日益成为性能和功率限制器。最近的缩放和集成趋势对具有从交叉开关到环形再到2D网格的拓扑的裸片通信网络提出了进一步的挑战。这些未来的挑战包括:i)减少与全局时钟分配,同步和数据存储相关的能量,ii)适应过程,电压和温度变化,以及iii)适应不同工作电压,频率和IP模块的灵活性。在本演示中,我们将回顾一些关键的片上网络扩展趋势和挑战,并讨论架构和电路解决方案。将介绍在22nm三栅极CMOS中实现的最新进展,以证明混合分组/电路交换与源同步操作相结合,以通过消除路由内数据存储和昂贵的全球时钟分配功率来应对这些挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号