首页> 外文会议>International Symposium on Electronic System Design >Design of a Low Complexity and Fast Hardware Architecture for Digital Image Watermarking in FWHT Domain on FPGA
【24h】

Design of a Low Complexity and Fast Hardware Architecture for Digital Image Watermarking in FWHT Domain on FPGA

机译:FPGA上FWHT域中低复杂度快速数字图像水印的硬件架构设计

获取原文

摘要

This paper focuses on the design of an improved Discrete Fast Walsh Hadamard Transform (DFWHT) domain digital image watermarking algorithm and its low complexity as well as fast hardware architecture implementation on Xilinx based (version 14.7 Virtex-7 series) FPGA with target device xc7vx1140t-1flg1930, with maximum achieved frequency of 259.202 MHz. The architecture proposed here is to our best knowledge is the first architecture for the corresponding algorithm. Both encoding and extraction algorithm have been verified using MATLAB R2013a. Both gray scale and binary watermarks are used and only gray scale cover image of maximum size (256 x 256) is used. The algorithm and the architecture is applicable for both gray scale and binary watermarks.
机译:本文着眼于改进的离散快速Walsh Hadamard变换(DFWHT)域数字图像水印算法的设计及其低复杂度,以及基于目标器件xc7vx1140t-的基于Xilinx(版本14.7 Virtex-7系列)FPGA的快速硬件架构实现。 1flg1930,最大可达到259.202 MHz。据我们所知,这里提出的架构是相应算法的第一个架构。编码和提取算法均已使用MATLAB R2013a进行了验证。都使用了灰度和二进制水印,并且仅使用了最大尺寸(256 x 256)的灰度封面图像。该算法和体系结构适用于灰度和二进制水印。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号