首页> 外文会议>IEEE International Conference on Control System, Computing and Engineering >A comparative study on the implementation of reversible Binary Coded Decimal (BCD) Adder performance on Field Programmable Gate array (FPGA)
【24h】

A comparative study on the implementation of reversible Binary Coded Decimal (BCD) Adder performance on Field Programmable Gate array (FPGA)

机译:现场可编程门阵列(FPGA)在现场可逆二进制编码十进制(BCD)加法性能的比较研究

获取原文

摘要

In this paper, we present a performance comparison of Binary Coded Decimal (BCD) Adders on Field Programmable Gate Logic (FPGA) for functional and behavioural verification. Although it does not prove that the circuit is reversible, implementation on FPGA serves as a platform for functional verification of circuits. BCD adders are one such circuit which has gain wide research emphasis where BCD adders can be implemented in a wide array of applications such as financial and commercial computations as most of the data stored and calculated are in decimal format. Hardware implementation of a BCD adder has been known to perform at least 100 times faster than its software counterparts. Current trends in reversible BCD adder consist of 4 major parts - 4-bit Adder, Correction and Detection Unit, and Modified 4-bit Adder. Designs were chosen based on overall design quantum cost, complexity, and estimated delays. The designs are then implemented on Altium Designer using Hardware Description Language(HDL) and verified on Xilinx Spartan 3AN and Altera Cyclone I FPGAs.
机译:在本文中,我们在现场可编程门逻辑(FPGA)上的二进制编码十进制(BCD)加法器的性能比较,用于功能和行为验证。虽然它不证明电路是可逆的,但FPGA的实现用作电路功能验证的平台。 BCD加法器是一种这样的电路,它具有广泛的研究重点,其中BCD加法器可以在广泛的应用中实现,例如金融和商业计算,因为存储和计算的大多数数据以十进制格式。已知BCD加法器的硬件实现至少比其软件对应物更快地执行100倍。可逆BCD加法器中的当前趋势包括4个主要部分 - 4位加法器,校正和检测单元,并修改4位加法器。基于整体设计量子成本,复杂性和估计延迟选择设计。然后,使用硬件描述语言(HDL)在Altium Designer上实现设计,并在Xilinx Spartan 3AN和Altera Cyclone I FPGA上验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号