首页> 外文会议>International Conference on Electronic Design >Design Methodology to Achieve Good Testability of VLSI Chips: An Industrial Perspective
【24h】

Design Methodology to Achieve Good Testability of VLSI Chips: An Industrial Perspective

机译:设计方法实现VLSI筹码良好可测试性:工业观点

获取原文

摘要

Many of today's Very Large Scale Integration (VLSI) chips are digital design that has hundreds of thousands to millions of transistors per chip. Testing of such large VLSI chips proves to be a challenge. One method of addressing this challenge is the introduction of Design For Test (DFT) features into the VLSI chips. This paper describes an efficient methodology of achieving good testability of VLSI chip using a combination of Register Transfer Level (RTL) coding styles with full scan chain implementation and Automatic Test Pattern Generation (ATPG). This paper also describes the method of sharing of DFT pins associated with scan chain in order to reduce packaging cost due to DFT.
机译:许多今天非常大规模的集成(VLSI)芯片是数字设计,每芯片具有数十万到数百万晶体管。测试这种大型VLSI芯片被证明是一个挑战。解决这一挑战的一种方法是将测试(DFT)特征的设计引入VLSI芯片。本文介绍了使用具有全扫描链实现和自动测试模式生成(ATPG)的寄存器传输水平(RTL)编码样式的组合来实现VLSI芯片的良好可测试性的有效方法。本文还描述了与扫描链相关联的DFT引脚的分享方法,以减少由于DFT引起的包装成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号