首页> 外文会议>International Conference on Instrumentation and Measurement, Computer, Communication and Control >A Mask-Misalignment Offset Reduction Method for Design of Cross-Like CMOS Hall Devices
【24h】

A Mask-Misalignment Offset Reduction Method for Design of Cross-Like CMOS Hall Devices

机译:用于设计跨型CMOS霍尔设备的掩模偏移偏移方法

获取原文

摘要

The mask-misalignment offset, as an inevitable part of the initial offset, is necessary to be reduced in the design of cross-like Hall devices. In this paper, a method is proposed to reduce the mask-misalignment offset. In order to find the method to reduce the mask-misalignment offset, the Hall sensors of different sizes and with different N-type doping regions are simulated by Silvaco Technology Computer Aided Design simulator. The Hall devices of different sizes have the same ratio of length and width, making the geometrical factor unchanged. The two different N-type doping regions are extracted from the 0.18 μm BCDlite? technology provided by GLOBALFOUNDRIES. We found out the effects of different sizes and different N-type doping active regions on the offset.
机译:作为初始偏移的不可避免的部分,掩模未对准偏移是必要的,以减少交叉霍尔设备的设计。本文提出了一种方法来减少掩模错位偏移。为了找到减少掩模错位偏移的方法,Silvaco Technology计算机辅助设计模拟器模拟了不同尺寸和不同N型掺杂区的霍尔传感器。不同尺寸的霍尔设备具有相同的长度和宽度比,使几何因子不变。从0.18μmbcdlite中提取两个不同的n型掺杂区域?技术由GlobalFoundries提供。我们发现不同尺寸和不同的n型掺杂有源区对偏移的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号