首页> 外文会议>International Symposium on Next-Generation Electronics >A 2.4-GHz fractional-N frequency synthesizer with noise filtering technique for wireless application
【24h】

A 2.4-GHz fractional-N frequency synthesizer with noise filtering technique for wireless application

机译:具有无线应用噪声滤波技术的2.4GHz分数-N频率合成器

获取原文
获取外文期刊封面目录资料

摘要

A hybrid fractional-N frequency synthesizer with noise filtering technique for wireless application is implemented with TSMC 0.18 μm CMOS process. In order to reduce the effects of high order delta-sigma modulator (Δ Σ M), and suppress the out-of-band quantization noise, a noise filter is adopted. An integer-N phase-locked loop acts as the noise filter in the feedback path of a fractional-N frequency synthesizer. With supply voltages of 0.9 V for analog circuits and 1.8 V for digital circuits, measured results achieve that output frequency of VCO is tunable from 2.30 to 2.52 GHz, corresponding to 9.1%, a frequency synthesizer phase noise of -113.51 dBc/Hz at 1 MHz offset from carrier frequency of 2.41 GHz, and a overall power consumption of 20 mW. Including pads, the total chip area occupies 0.922 (0.94 × 0.98) mm.
机译:具有用于无线应用噪声滤波技术的混合分数-N频率合成器,用TSMC0.18μmCMOS工艺实现。为了减少高阶Δ-sigma调制器(ΔΣm)的效果,并抑制带外量化噪声,采用噪声滤波器。整数-N锁相环充当分数-N频率合成器的反馈路径中的噪声滤波器。对于模拟电路的电源电压为0.9V,对于数字电路1.8V,测量结果实现了VCO的输出频率可调谐到2.50至2.52GHz,相当于9.1%,频率合成仪相位噪声为-113.51 dbc / hz 1 MHz偏移载波频率为2.41 GHz,以及20兆瓦的总功耗。包括垫子,总芯片面积占0.922(0.94×0.98)mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号