首页> 外文会议>IEEE Vehicular Technology Conference >Design space exploration of HSDPA subsystem algorithms and architectures
【24h】

Design space exploration of HSDPA subsystem algorithms and architectures

机译:HSDPA子系统算法和体系结构的设计空间探索

获取原文

摘要

A new transport channel type was introduced in 3GPP to support high-speed data packet access (HSDPA). It makes efficient use of valuable radio frequency resources. More flexibility and resource sharing leads to more control. A separate shared control channel (HS-SCCH) is defined to carry convolutionally encoded control data over the air interface to allow for fast adaptation to system dynamics. Thus, low-latency HS-SCCH subsystems are key building blocks impacting major design choices of the underlying HSDPA architecture. We systematically analyze different algorithm and architecture candidates at various levels of abstractions. At the functional level, formalizing the complexity, i.e. operations, memory size and access rate, we show how algorithm and architecture transformations of the classical max-log-MAP and Viterbi algorithm are traded-off with communication performance. At the architecture level, DSP implementation strategies are discussed. Cycle estimates are presented for two STMicroelectronics DSP platforms - the ST122 and a small, application-specific DSP. Finally, we propose a low-latency, energy-efficient software implementation of HS-SCCH decoding referred to as short-sequence Viterbi-like approach.
机译:在3GPP中引入了新的传输通道类型,以支持高速数据包访问(HSDPA)。它有效地利用有价值的射频资源。更灵活性和资源共享导致更多控制。定义单独的共享控制信道(HS-SCCH)以通过空中接口携带卷积编码的控制数据,以允许快速适应系统动态。因此,低延迟HS-SCCH子系统是影响底层HSDPA架构的主要设计选择的关键构建块。我们在各种抽象层面上系统地分析了不同的算法和体系结构候选。在功能级别,正式地形成复杂性,即操作,内存大小和访问率,我们展示了经典MAX-Log-Map和Viterbi算法的算法和架构转换,具有通信性能的交易。在建筑级别,讨论了DSP实现策略。为两个STMicroelectronics DSP平台提供循环估计 - ST122和小型应用特定的DSP。最后,我们提出了一种低延迟,节能的软件实现,HS-SCCH解码称为短序维特比的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号