首页> 外文会议>European Solid‐State Circuits Conference >A 40MHz-BW two-step open-loop VCO-based ADC with 42fJ/step FoM in 40nm CMOS
【24h】

A 40MHz-BW two-step open-loop VCO-based ADC with 42fJ/step FoM in 40nm CMOS

机译:一个40MHz-BW两步开环基于VCO的ADC,在40nm CMOS中具有42fJ /步的FoM

获取原文
获取外文期刊封面目录资料

摘要

A two-step open-loop VCO-based ADC with 1st-order noise shaping and intrinsic nonlinearity mitigation is presented. With the open-loop structure and highly digital building blocks, a robust performance, high bandwidth and high efficiency is achieved. The nonlinearities of the VCOs in the coarse and fine quantizers are improved by a distortion cancellation and a voltage swing reduction scheme respectively. Because of the intrinsic DEM of the VCO-based quantizer output, the matching requirement of the DAC cells is greatly relaxed. The design is implemented in 40nm CMOS and shows that, with 1.6GHz sampling frequency, the two-step VCO-based ADC reaches 40MHz bandwidth, 59.5dB SNDR and 67.7dB SFDR. The power consumption is only 2.57mW, corresponding to an excellent FoM of 42fJ/step.
机译:提出了一种具有1 阶噪声整形和固有非线性缓解特性的两步基于VCO的开环ADC。通过开环结构和高度数字化的构建模块,可以实现强大的性能,高带宽和高效率。粗略和精细量化器中VCO的非线性分别通过失真消除和电压摆幅减小方案得到改善。由于基于VCO的量化器输出具有固有的DEM,因此极大地放松了DAC单元的匹配要求。该设计是在40nm CMOS中实现的,表明在1.6GHz采样频率下,基于VCO的两步ADC达到了40MHz带宽,59.5dB SNDR和67.7dB SFDR。功耗仅为2.57mW,相当于42fJ / step的出色FoM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号