首页> 外文会议>Annual Hawaii International Conference on System Sciences >A Methodology for Generating Application-Specific Heterogeneous Processor Arrays
【24h】

A Methodology for Generating Application-Specific Heterogeneous Processor Arrays

机译:一种用于生成特定应用特定异构处理器阵列的方法

获取原文
获取外文期刊封面目录资料

摘要

Hardware designers are increasingly turning to Single Chip Multi-Processors to achieve power and throughput goals. To further increase performance for a specific application the chip's array of processors can be tailored to their program, creating an application-specific multiprocessor. While much Hardware/Software Codesign research has been conducted on optimizing heterogeneous processing arrays, shortcomings exist in design scalability, simulation, verification, rapid prototyping, and the requirement of specialized skill sets. To address these deficiencies, a design methodology is proposed targeting signal processing applications that maps a parallelized C program onto a homogenous array of processors linked by simple point-to-point connections. By individually optimizing each processor for its specific program the performance of the array is increased, while the common basic interface between processors eases optimization, implementation, debugging, and verification.
机译:硬件设计师越来越多地转向单片机,以实现电源和吞吐量目标。为了进一步提高特定应用程序的性能,可以对其程序量身定制芯片的处理器数组,创建特定于应用程序的多处理器。虽然已经在优化异构处理阵列上进行了许多硬件/软件代号研究,但设计可扩展性,仿真,验证,快速原型设计中存在的缺点以及专业技能组的要求。为了解决这些缺陷,提出了一种设计方法,其针对信号处理应用程序将并行化C程序映射到由简单的点对点连接链接的同性处理器阵列。通过单独优化每个处理器的特定程序,阵列的性能增加,而处理器之间的常见基本接口可以缓解优化,实现,调试和验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号