首页> 外文会议>Symposium on Integrated Circuits and Systems Design >A real-time 5-views HD 1080p architecture for 3D-HEVC Depth Modeling Mode 4
【24h】

A real-time 5-views HD 1080p architecture for 3D-HEVC Depth Modeling Mode 4

机译:用于3D-HEVC深度建模模式的实时5视图HD 1080P架构4

获取原文
获取外文期刊封面目录资料

摘要

The 3D video coding increases significantly the complexity of the coding process when compared to 2D video coding. The emergent 3D-High Efficiency Video Coding (3D-HEVC) standard, which is an extension of the High Efficiency Video Coding (HEVC) standard, inserts new tools in the coding process to better deal with 3D video characteristics. This increase in complexity poses new challenges to attend real-time applications constrains, mainly in software solutions, and thus hardware acceleration is necessary to achieve the performance and energy requirements. This paper presents a hardware architecture for the Depth Modeling Mode (DMM) 4 of the 3D-HEVC emergent standard. The designed architecture is capable to encode all available block sizes in parallel by compounding results of smaller blocks into bigger ones. The architecture was divided in two steps: the Texture Average Calculator and the Contour Computation Step, working in a macro pipeline fashion. The proposed architecture was synthesized for an Altera Stratix V FPGA and is capable to process up to six HD 1080p views in real time.
机译:与2D视频编码相比,3D视频编码增加了编码过程的复杂性。紧急3D高效视频编码(3D-HEVC)标准,它是高效视频编码(HEVC)标准的扩展,在编码过程中插入新工具以更好地处理3D视频特征。这种复杂性的增加构成了参加实时应用的新挑战,主要是在软件解决方案中,因此需要硬件加速来实现性能和能量要求。本文介绍了3D-HEVC紧急标准的深度建模模式(DMM)4的硬件架构。设计的体系结构能够通过将较小块的结果复合到更大的块的结果并联编码所有可用的块大小。该体系结构分为两个步骤:纹理平均计算器和轮廓计算步骤,以宏管道方式工作。拟议的架构是为Altera Stratix V FPGA合成的,并且能够实时地处理多达六个高清1080p视图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号