首页> 外文会议>IEEE Conference on Electrical Performance of Electronic Packaging and Systems >Guard Band Minimization via Impedance Reduction and Dynamic Voltage Scheduling Schemes
【24h】

Guard Band Minimization via Impedance Reduction and Dynamic Voltage Scheduling Schemes

机译:通过阻抗减少和动态电压调度方案最小化保护带最小化

获取原文

摘要

Voltage guard bands required to safeguard against load transient induced voltage undershoots result in power and performance penalties for high performance CPUs. This paper presents design techniques for impedance minimization and framework to dynamically alter sense and reference voltages based on information about distributed impedance, silicon speed, and scheduled load activity. Studies show guard band reduction by several tens of mV.
机译:防止负载瞬态感应电压下冲的电压保护带导致高性能CPU的功率和性能损失。本文介绍了阻抗最小化和框架的设计技术,以基于关于分布式阻抗,硅速度和调度负载活动的信息动态改变感测和参考电压。研究显示保护带减少了几十个MV。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号