首页> 外文会议>International Conference on Field Programmable Logic and Applications >AN IMPLEMENTATION TECHNIQUE OF MULTI-CYCLED ARITHMETIC FUNCTIONS FOR A DYNAMICALLY RECONFIGURABLE PROCESSOR
【24h】

AN IMPLEMENTATION TECHNIQUE OF MULTI-CYCLED ARITHMETIC FUNCTIONS FOR A DYNAMICALLY RECONFIGURABLE PROCESSOR

机译:动态可重构处理器多循环算术函数的实现技术

获取原文

摘要

Dynamically Reconfigurable Processor (DRP) released by NEC Electronics is expected to have potential for high degree of parallel processing. Applications for DRP are described in C language, and parallelism in the source code is automatically extracted by a compiler. On the other hand, it is also important to optimize descriptions so that the potential performance of the device is effectively brought out. In this paper, arithmetic algorithms and an optimized coding technique to efficiently implement applications with multi-cycled arithmetic functions on DRP are discussed, focusing on the required number of the states. In this technique, the same kind of multi-cycled functions are aggregated into single functions, and arithmetic algorithms whose behavior is steady on operand values are utilized. The effects of the technique are evaluated with fixed-point arithmetic functions and polynomial arithmetic functions over a finite field, showing 2.68~3.09 times performance improvement without large increase in the number of states nor severe degradation of the frequency.
机译:NEC电子释放的动态可重构处理器(DRP)预计将具有高度并行处理的潜力。 DRP的应用程序在C语言中描述,并且源代码中的并行性由编译器自动提取。另一方面,优化描述也很重要,以便有效地提出了设备的潜在性能。在本文中,讨论了算术算法和优化的编码技术,以有效地实现DRP上的多循环算术函数的应用,专注于状态的所需数量。在该技术中,使用相同类型的多循环函数被聚合成单个函数,并且利用其行为在操作数值上稳定的算术算法。通过在有限域上使用定点算术函数和多项式算术函数评估该技术的效果,显示出2.68〜3.09倍的性能改进,而不大的状态增加,也不是频率的严重劣化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号