首页> 外文会议>International Conference on Field Programmable Logic and Applications >Charge recycling for power reduction in FPGA interconnect
【24h】

Charge recycling for power reduction in FPGA interconnect

机译:电荷回收以降低FPGA互连的功耗

获取原文

摘要

We propose charge recycling (CR) to reduce power consumption in FPGAs. We take advantage of the property that many routing conductors are left unused in any FPGA implementation of an application. Charge recycling via the unused conductors reduces the amount of charge drawn from the supply, lowering energy consumption. We present a routing switch that operates in two modes: normal and CR, and describe the CAD tool changes needed to support CR at the routing and post-routing stages of the flow. Results show that dynamic power in the FPGA interconnect can be reduced by up to ∼15–18.4% by the proposed techniques, depending on the performance constraints.
机译:我们建议使用电荷回收(CR)来降低FPGA的功耗。我们利用了以下特性:在应用程序的任何FPGA实现中,许多布线导体都未使用。通过未使用的导体进行的电荷回收减少了从电源中汲取的电荷量,从而降低了能耗。我们提供了一种以两种模式运行的路由交换机:普通模式和CR,并描述了在流程的路由和路由后阶段支持CR所需的CAD工具更改。结果表明,根据性能限制,所提出的技术可将FPGA互连中的动态功耗降低约15-18.4%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号