【24h】

A New Fault Injection Approach for Testing Network-on-Chips

机译:一种用于测试网络芯片的新故障注入方法

获取原文

摘要

Packet-based on-chip interconnection networks, or Network-on-Chips (NoCs) are progressively replacing global on-chip interconnections in Multi-processor System-on-Chips (MP-SoCs) thanks to better performances and lower power consumption. However, modern generations of MP-SoCs have an increasing sensitivity to faults due to the progressive shrinking technology. Consequently, in order to evaluate the fault sensitivity in NoC architectures, there is the need of accurate test solution which allows to evaluate the fault tolerance capability of NoCs. This paper presents an innovative test architecture based on a dual-processor system which is able to extensively test mesh based NoCs. The proposed solution improves previously developed methods since it is based on a NoC physical implementation which allows to investigate the effects induced by several kind of faults thanks to the execution of on-line fault injection within all the network interface and router resources during NoC run-time operations. The solution has been physically implemented on an FPGA platform using a NoC emulation model adopting standard communication protocols. The obtained results demonstrated the effectiveness of the developed solution in term of testability and diagnostic capabilities and make our solutions suitable for testing large scale NoC design.
机译:基于分组的片上互连网络或网络上芯片(NOC)逐步替换多处理器系统上芯片(MP-SOC)的全局片上互连,因为更好的性能和更低的功耗。然而,由于渐进的缩小技术,现代世代MP-SoC的敏感性越来越敏感。因此,为了评估NOC架构中的故障敏感性,需要准确的测试解决方案,其允许评估NOCS的容错能力。本文介绍了一种基于双处理器系统的创新测试架构,该系统能够广泛测试基于网格的NOC。所提出的解决方案改善了先前开发的方法,因为它基于NOC物理实现,这允许通过在NOC运行期间的所有网络接口和路由器资源中执行在线故障注入时,允许研究几种故障引起的效果。时间运营。通过采用标准通信协议的NOC仿真模型,该解决方案在FPGA平台上进行了物理地实现。所获得的结果表明了开发解决方案在可测试性和诊断功能期间的有效性,并使我们的解决方案适用于测试大规模的NoC设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号