【24h】

A New Fault Injection Approach for Testing Network-on-Chips

机译:一种测试片上网络的新故障注入方法

获取原文
获取原文并翻译 | 示例

摘要

Packet-based on-chip interconnection networks, or Network-on-Chips (NoCs) are progressively replacing global on-chip interconnections in Multi-processor System-on-Chips (MP-SoCs) thanks to better performances and lower power consumption. However, modern generations of MP-SoCs have an increasing sensitivity to faults due to the progressive shrinking technology. Consequently, in order to evaluate the fault sensitivity in NoC architectures, there is the need of accurate test solution which allows to evaluate the fault tolerance capability of NoCs. This paper presents an innovative test architecture based on a dual-processor system which is able to extensively test mesh based NoCs. The proposed solution improves previously developed methods since it is based on a NoC physical implementation which allows to investigate the effects induced by several kind of faults thanks to the execution of on-line fault injection within all the network interface and router resources during NoC run-time operations. The solution has been physically implemented on an FPGA platform using a NoC emulation model adopting standard communication protocols. The obtained results demonstrated the effectiveness of the developed solution in term of testability and diagnostic capabilities and make our solutions suitable for testing large scale NoC design.
机译:基于分组的片上互连网络或片上网络(NoC)逐渐取代了多处理器片上系统(MP-SoC)中的全局片上互连,这要归功于其更高的性能和更低的功耗。但是,由于渐进式收缩技术的出现,现代MP-SoC对故障的敏感性越来越高。因此,为了评估NoC架构中的故障敏感性,需要精确的测试解决方案来评估NoC的容错能力。本文提出了一种基于双处理器系统的创新测试架构,该架构能够广泛测试基于网格的NoC。由于该解决方案基于NoC物理实现,因此可以改进先前开发的方法,该方法可以调查由于NoC运行期间在所有网络接口和路由器资源内执行的在线故障注入而导致的几种故障引起的影响。时间操作。该解决方案已通过采用标准通信协议的NoC仿真模型在FPGA平台上物理实现。获得的结果证明了所开发解决方案在可测试性和诊断能力方面的有效性,并使我们的解决方案适合于测试大规模NoC设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号