首页> 外文会议>IEEE International Symposium on Asynchronous Circuits and Systems >A Low Power Area Efficient Full Custom 3-Read 3-Write General Purpose Register in 65nm Technology
【24h】

A Low Power Area Efficient Full Custom 3-Read 3-Write General Purpose Register in 65nm Technology

机译:采用65nm技术的低功耗高效全定制3读3写通用寄存器

获取原文

摘要

The design of a full custom 32×32 bit general purpose register (GPR) file with three read ports and three write ports for a microprocessor in SMIC 65nm Logic Low-Leakage CMOS technology was presented. During the design process, a full custom method with specific circuit construction including robust cell array and optimized decoder circuit was proposed in order to control power consumption and design area. For test mode only, an internal circuitry was built to resolve multiple write-port address collisions. With respect to conventional semi-custom solution, the full custom approach achieves 28% saving of power as well as 43% of area. Its operating frequency can reach up to 900MHz, the occupied area is 0.0311mm2 and the average power dissipation comes to 5.83mW at 1.2V supply voltage which is also superior to some previous designs.
机译:提出了针对具有SMIC 65nm逻辑低泄漏CMOS技术的微处理器的具有三个读取端口和三个写入端口的完全定制的32×32位通用寄存器(GPR)文件的设计。在设计过程中,为了控制功耗和设计面积,提出了一种具有特定电路结构的完全定制方法,包括鲁棒单元阵列和优化的解码器电路。仅对于测试模式,内置了一个内部电路来解决多个写端口地址冲突。相对于传统的半定制解决方案,完全定制方法可节省28%的功率并节省43%的面积。它的工作频率可以达到900MHz,占用面积为0.0311mm2,在1.2V电源电压下的平均功耗为5.83mW,这也优于某些先前的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号