【24h】

Delay-Hiding Energy Management Mechanisms for DRAM

机译:DRAM延迟隐藏能源管理机制

获取原文

摘要

Current trends in data-intensive applications increase the demand for larger physical memory, resulting in the memory subsystem consuming a significant portion of system's energy. Furthermore, data-intensive applications heavily rely on a large buffer cache that occupies a majority of physical memory. Subsequently, we are focusing on the power management for physical memory dedicated to the buffer cache. Several techniques have been proposed to reduce energy consumption by transitioning DRAM into low-power states. However, transitions between different power states incur delays and may affect whole system performance. We take advantage of the I/O handling routines in the OS kernel to hide the delay incurred by the memory state transition so that performance degradation is minimized while maintaining high memory energy savings. Our evaluation shows that the best of the proposed mechanisms hides almost all transition latencies while only consuming 3% more energy as compared to the existing on-demand mechanism, which can expose significant delays.
机译:数据密集型应用程序的当前趋势增加了对较大物理内存的需求,导致存储器子系统消耗大部分系统能量。此外,数据密集型应用程序严重依赖于占用大多数物理内存的大型缓冲缓存。随后,我们专注于专用于缓冲区缓存的物理内存的电源管理。已经提出了几种技术来减少DRAM进入低功率状态的能耗。但是,不同电力状态之间的转换导致延迟,可能会影响整个系统性能。我们利用OS内核中的I / O处理例程来隐藏内存状态转换所产生的延迟,以便在保持高存储器节能的同时最小化性能劣化。我们的评价表明,与现有的按需机制相比,拟议机制最佳地隐藏了几乎所有的过渡延迟,同时只能消耗3%的能量,这可能会揭示显着的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号