首页> 外文会议>IEEE Pulsed Power Conference >A Reconfigurable Hardware Platform Implementation for Software Defined Radio using Dynamic Partial Reconfiguration on Xilinx Zynq FPGA
【24h】

A Reconfigurable Hardware Platform Implementation for Software Defined Radio using Dynamic Partial Reconfiguration on Xilinx Zynq FPGA

机译:使用动态部分重新配置在Xilinx Zynq FPGA上的软件定义无线电的可重新配置硬件平台实现

获取原文

摘要

Dynamic Partial Reconfiguration (DPR) can be used efficiently to implement a reconfigurable hardware platform for Software Defined Radio system that supports multiple wireless standards. This method optimizes several design metrics such as hardware resources, power, and reconfiguration time. Nevertheless, partitioning is a challengeable issue in the DPR flow. In this work, we implement two design approaches: one with single-partition approach and another with multi-partitions using a partitioning algorithm, introduced in the literature. A complete DPR design flow is discussed. Also, a comparison between the two approaches is evaluated on a Xilinx Zynq FPGA. It is observed that the multi-partitions-based approach gives 16% less reconfiguration time while reducing the reconfiguration area and power consumption by 4.5% and 9.8% respectively.
机译:动态部分重新配置(DPR)可以有效地用于实现支持多种无线标准的软件定义无线电系统的可重新配置硬件平台。该方法优化了多种设计指标,如硬件资源,电源和重新配置时间。尽管如此,分区是DPR流程中有挑战性的问题。在这项工作中,我们实施了两种设计方法:一个具有单分区方法,另一个具有使用分区算法的多分区,在文献中引入。讨论了完整的DPR设计流程。此外,在Xilinx Zynq FPGA上评估两种方法之间的比较。观察到基于多分区的方法,重新配置的重新配置时间减少了16%,同时将重新配置区域和功耗降低了4.5%和9.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号