首页> 外文会议>IEEE International Symposium on Asynchronous Circuits and Systems >A Pseudo-Synchronous Implementation Flow for WCHB QDI Asynchronous Circuits
【24h】

A Pseudo-Synchronous Implementation Flow for WCHB QDI Asynchronous Circuits

机译:用于WCHB QDI异步电路的伪同步实现流

获取原文

摘要

In this paper, we present a performance-oriented implementation flow for WCHB QDI asynchronous circuits aiming to be fully compatible with conventional EDA tools for synchronous designs. Starting from a simple standard-cell library for asynchronous logic, this flow builds pseudo-synchronous models of the cells. With these models, a simple set of pseudo-synchronous timing constraints can be given to industrial EDA tools to benefit from their optimization strategies, through all steps from synthesis to place & route. This flow was benchmarked against regular asynchronous implementation relying on maximum delay constraints. Pseudo-synchronous modeling allows achieving significantly better performance and regularity than asynchronous modeling, for faster run times and reduced design effort. The proposed flow was used for the physical implementation of a 20-node network-on-chip in the ST Microelectronics 65nm low-power technology. It achieves an end-to-end asynchronous throughput of 850Mflit/s in typical conditions, making it faster than all connected synchronous IPs.
机译:在本文中,我们为Wchb QDI异步电路提供了一种以性能为导向的实现流,其旨在与用于同步设计的传统EDA工具完全兼容。从一个简单的标准单元库进行异步逻辑,该流程构建了单元的伪同步模型。利用这些模型,可以将一组简单的伪同步定时约束提供给工业EDA工具,以通过从合成到地点和路线的所有步骤中受益于其优化策略。该流程与依赖于最大延迟约束的常规异步实现进行基准测试。伪同步建模允许实现比异步建模更好的性能和规律性,更快地运行时间和减少的设计工作。所提出的流程用于ST微电子65nm低功率技术中的20节点上芯片的物理实现。它在典型条件下实现了850mflit / s的端到端异步吞吐量,使其比所有连接的同步IP更快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号