首页> 外文会议>International conference on computer aided systems theory >An Abstraction of Multi-port Memories with Arbitrary Addressable Units
【24h】

An Abstraction of Multi-port Memories with Arbitrary Addressable Units

机译:具有任意寻址单元的多端口存储器的抽象

获取原文

摘要

The paper describes a technique for automatic generation of abstract models of memories that can be used for efficient formal verification of hardware designs. Our approach is able to handle addressing of different sizes of data, such as quad words, double words, words, or bytes, at the same time. The technique is also applicable for memories with multiple read and write ports, memories with read and write operations with zero- or single-clock delay, and it allows the memory to start with a random initial state allowing one to formally verify the given design for all initial contents of the memory. Our abstraction allows large register-files and memories to be represented in a way that dramatically reduces the state space to be explored during formal verification of microprocessor designs as witnessed by our experiments.
机译:本文介绍了一种用于自动生成抽象模型的存储器,可以用于高效正式验证硬件设计。我们的方法能够同时处理不同大小的数据,例如四字词,双语,单词或字节。该技术也适用于具有多个读写端口的存储器,具有零点或单时钟延迟的读写操作的存储器,并且它允许内存以随机初始状态开始,允许一个人正式验证给定的设计内存的所有初始内容。我们的抽象允许以大大减少在我们的实验所见证的微处理器设计的正式验证期间大大减少探索状态空间的方式来表示的大型寄存器文件和记忆。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号