首页> 外文会议>Euromicro Conference on Digital System Design >Transient Fault Tolerant QDI Interconnects Using Redundant Check Code
【24h】

Transient Fault Tolerant QDI Interconnects Using Redundant Check Code

机译:瞬态容错QDI使用冗余校验码互连

获取原文

摘要

Asynchronous logic is a promising technology for building the chip-level interconnect of multi-core systems. However, asynchronous circuits are vulnerable to faults. This paper presents a novel scheme to improve the robustness of asynchronous systems. Our first contribution is a fault tolerant delay-insensitive redundant check coding scheme named DIRC. Using DIRC in 4-phase 1-of-n quasi-delay-insensitive (QDI) interconnects, all 1-bit and some multi-bit transient faults can be tolerated. The DIRC and the basic 4-phase 1-of-n pipeline stages are mutually exchangeable so that arbitrary basic stages can be replaced by DIRC stages to strengthen the fault-tolerance of long wires. Our second contribution, RPA, is a redundant technique to protect the acknowledge wires from transient faults - an issue that has long been disregarded by the community. The DIRC pipelines (using DIRC plus RPA) were simulated using the UMC 0.13µm standard cell library and compared with the basic pipelines. Detailed experimental results show that the 128-bit DIRC 1-of-4 pipeline is only 13% slower than the basic one but increases fault-tolerance hundred-folds when multi-bit transient faults are considered.
机译:异步逻辑是建立多核系统芯片级互连的有希望的技术。但是,异步电路容易受到故障。本文提出了一种提高异步系统稳健性的新方案。我们的第一款贡献是一个名为DIDC的容错延迟不敏感冗余检查编码方案。在4阶段1-N型准延迟不敏感(QDI)互连中使用DIRC,可以容忍所有1位和一些多位瞬态故障。 DIDC和基本4相1-o型管道级是相互交换的,使得可以通过DIDC级代替任意的基本阶段来加强长线的容错。我们的第二次贡献,RPA是一种冗余的技术,可以保护来自瞬态断层的确认电线 - 社区长期忽视的问题。使用UMC 0.13和#X00B5; M标准单元库进行模拟DIDC管道(使用DIRC PLUS RPA),并与基本管道进行比较。详细的实验结果表明,128位DIRC 1-4管道的管道慢于基本速度较慢的13%,而是在考虑多位瞬态故障时增加了百倍的容错。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号