首页> 外文会议>Euromicro Conference on Digital System Design >Time-Triggered Extension Layer for On-Chip Network Interfaces in Mixed-Criticality Systems
【24h】

Time-Triggered Extension Layer for On-Chip Network Interfaces in Mixed-Criticality Systems

机译:混合关键系统中片上网络接口的时间触发扩展层

获取原文
获取外文期刊封面目录资料

摘要

The increasing trend towards mixed-criticality in different domains demands a platform in which the physical integration of subsystems with different criticalities is accommodated. A fundamental prerequisite for such a platform is to establish temporal and spatial segregation between different subsystems in order to eliminate the interference on safety-critical functions, caused by non-safety-critical ones. Furthermore, as mixed-criticality systems often comprise heterogeneous subsystems, the platform shall support different timing models (e.g., periodic and sporadic activities). This paper introduces an extension layer for the Network Interface (NI) of a network-on-a-chip in order to establish the temporal and spatial partitioning over the entire chip. We describe how chip-wide temporally aligned activities of different NIs in combination with resource allocations assure the absence of interference for time-triggered messages and bounded latencies for rate-constrained messages. The chip-wide configuration of the NIs establishes guarding windows for time-triggered messages and traffic shaping of rate-constrained messages.
机译:不同域中的混合界性的越来越高的趋势需要一个平台,其中容纳具有不同界性的子系统的物理集成。这种平台的基本先决条件是在不同子系统之间建立时间和空间隔离,以消除由非安全关键态度引起的对安全关键功能的干扰。此外,随着混合关键性系统通常包括异构子系统,该平台应支持不同的时序模型(例如,周期性和零星活动)。本文介绍了用于网络接口网络接口(NI)的扩展层,以便在整个芯片上建立时间和空间分区。我们描述了与资源分配结合不同NIS的芯片范围的时间对齐活动确保对时间触发消息的干扰和速率约束消息的有界延迟的影响。 NIS的芯片范围配置建立了用于时间触发消息的保护窗口和速率约束消息的流量整形。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号