首页> 外文会议>International Conference on Advanced Communication Technology >A Memory-Efficient CAVLC Decoding Scheme for H.264/AVC
【24h】

A Memory-Efficient CAVLC Decoding Scheme for H.264/AVC

机译:H.264 / AVC的内存高效的Cavlc解码方案

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a memory-efficient CAVLC decoding architecture for H.264/AVC. In the proposed architecture, not only the memory space is reduced for decoding the syntax elements such as coeff_token, total_zero, and run_before, but also the decode efficiency is improved. After the analysis of the decoding principle of the CAVLC, we simplify the coeff-token VLD table and propose a new coeff-token VLD based on arithmetic operation and the look-up table combination architecture. The run-before VLD can used the same principle as the proposed coeff-token VLD. Otherwise, the proposed scheme also adope the zero block skipping technique and multiple symbols decoding scheme when decoding SignTrail. The simulation results show that our system can run at 168MHz clock frequency and the average cycles for decoding one macro-block is 136 cycles. The proposed architecture can achieves an approximate 39-53percent savings in memory access without video quality degrading.
机译:本文为H.264 / AVC提供了一种内存高效的Cavlc解码架构。在所提出的体系结构中,不仅减少了存储空间,用于解码诸如Coff_Token,Total_Zero和Run_Before的语法元素,还提高了解码效率。在分析CAVLC的解码原理之后,我们简化了COEFF-TOKEN VLD表,并根据算术运算和查找表组合体系结构提出新的COEFF-TOKEN VLD。 run-prefir-pria vld可以使用与建议的coeff-token vld相同的原则。否则,所提出的方案还在解码签名时互换零块跳过技术和多个符号解码方案。仿真结果表明,我们的系统可以以168MHz时钟频率运行,并且用于解码一个宏块的平均周期是136个周期。所提出的架构可以实现在内存访问中的近似39-53percent节省,而无需视频质量劣化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号