首页> 外文会议>International Symposium on Quality Electronic Design >A low power detection routing method for bufferless NoC
【24h】

A low power detection routing method for bufferless NoC

机译:Byberless Noc的低功耗检测路由方法

获取原文

摘要

Network-on-Chip has been proposed for high performance on-chip communication. The major component of a Network-on-Chip architecture is the router, which affects the data transmission latency, chip area and power consumption. Inside the router, buffers occupy a significant a mount of power and a large partition of chip area. Therefore bufferless NoC, which discards the buffers in the routers, has been proposed for solving the power and area problem. In this paper, a low power deflection routing method is proposed for the bufferless on-chip network dealing with the routing problem and achieving the low power goal. The proposed method uses routing matrix for constructing the possible routing path, and then selects the best route for each data packet. Only few calculations are used in this method therefore lowering power consumption the low power goal. The experimental result shows that the proposed approach can greatly reduce power consumption and chip are compared with previous work.
机译:已经提出了用于高性能片上通信的片。 片上架构的主要组成部分是路由器,影响数据传输延迟,芯片区域和功耗。 在路由器内部,缓冲器占据了大量电源支架和芯片区域的大分区。 因此,已经提出了丢弃路由器中缓冲器的Bufferless Noc,以解决功率和区域问题。 本文提出了一种低功率偏转路由方法,用于处理路由问题并实现低功率目标的Byberless芯片网络。 所提出的方法使用路由矩阵来构造可能的路由路径,然后选择每个数据分组的最佳路由。 在该方法中仅使用少数计算,因此降低功耗低功率目标。 实验结果表明,该方法可以大大降低功耗,并将芯片与先前的工作进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号