首页> 外文会议>IEEE International Conference on ASIC >Design of CMOS integrated circuits for radiation hardening and its application to space electronics
【24h】

Design of CMOS integrated circuits for radiation hardening and its application to space electronics

机译:辐射硬化CMOS集成电路设计及其在空间电子产品中的应用

获取原文

摘要

This paper addresses some design tricks that allow canceling - or at least reducing - the sensitivity of silicon integrated circuits to radiation effects. Both analog and digital circuits are here addressed. Redundancy, specific topology, system-level compensation: any combination is helpful as long as it avoids the implementation of radiation hardened specific technologies, as these are both expensive and unsuited to most of the state-of-the-art building blocks.
机译:本文解决了一些设计技巧,允许取消 - 或至少减少 - 硅集成电路对辐射效应的灵敏度。这两种模拟和数字电路都在这里解决。冗余,特定拓扑,系统级补偿:任何组合都是有用的,只要它避免了辐射硬化特定技术的实现,因此这些既昂贵且不适合到大多数最先进的建筑块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号