首页> 外文会议>IEEE International New Circuits and Systems Conference >Analytical Modeling of Power Supply Induced Jitter in CMOS Inverters due to Periodic Fluctuations
【24h】

Analytical Modeling of Power Supply Induced Jitter in CMOS Inverters due to Periodic Fluctuations

机译:周期性波动引起的CMOS逆变器电源诱导抖动的分析模型

获取原文

摘要

This paper presents an analytical approach to evaluate jitter in the CMOS inverters caused by the periodic fluctuations of the power supply. A closed-form equation of time interval error (TIE) is derived that uses device model parameters to calculate it. In order to derive the output expression for an inverter for various regions of operation which appears during the transition edges, a power series expansion method is used. For the purpose of validation, a 40 nm Ultra Low Power (ULP) commercial technology of TSMC is used with VDD of 1.2 V. The results obtained from the proposed analytical model are verified by comparing them with the simulation results obtained from a standard electronic design automation (EDA) tool, demonstrating an accurate modeling of jitter.
机译:本文提出了一种分析方法来评估由电源的周期性波动引起的CMOS逆变器中的抖动。 导出使用设备型号参数计算它的时间间隔错误(TIE)的闭合形式方程。 为了导出逆变器的输出表达式对于在过渡边缘期间出现的各种操作区域,使用功率串联扩展方法。 为了验证的目的,TSMC的40 nm超低功耗(ULP)商业技术与V一起使用 dd 1.2 V.通过将其与标准电子设计自动化(EDA)工具获得的模拟结果进行比较,验证了从所提出的分析模型获得的结果,验证了抖动的准确建模。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号