首页> 外文会议>International Conference on Computational Intelligence and Security >The AES Encryption and Decryption Realization Based on FPGA
【24h】

The AES Encryption and Decryption Realization Based on FPGA

机译:基于FPGA的AES加密和解密实现

获取原文

摘要

With the development of networking technology, Hardware encryption technology will become an irreplaceable safety technology. In this paper, a method of AES encryption and decryption algorithm implemented on the same FPGA is presented, where a 128-bit key size mode is implemented, Modelsim simulation test results are demonstrated, the correctness of logic function of the system is verified, and system resource occupancy is presented and briefly analyzed to verify the reliability of the method. Practice proving it is an optimized hardware encryption and decryption method.
机译:随着网络技术的发展,硬件加密技术将成为一种不可替代的安全技术。在本文中,提出了一种在相同FPGA上实现的AES加密和解密算法的方法,其中实现了128位键尺寸模式,验证了系统的逻辑功能的正确性,验证了系统的逻辑功能的正确性,并且提供系统资源占用率并简要分析以验证该方法的可靠性。实践证明它是一种优化的硬件加密和解密方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号