首页> 外文会议>IEEE International Conference on Industrial and Information Systems >Line rate parallel packet classification module for NetFPGA platform
【24h】

Line rate parallel packet classification module for NetFPGA platform

机译:用于NetFPGA平台的线速并行数据包分类模块

获取原文

摘要

Multi field packet classification is the enabling function for many novel and emerging network applications. Exponential growth of Internet traffic and classification rule sets demand novel hardware based architectural approaches to packet classification. Even though this is an immensely studied area, packet classification that supports scalability in both line rates and rule sets is scarce. In this paper we present experience gained while implementing a parallel packet classification engine architecture on a popular reconfigurable router platform. The architecture exploits parallelism offered in modern hardware technologies to classify multiple packets simultaneously to increase the throughput. The architecture is also capable of utilizing temporal locality present in internet traffic to increase the throughput. The Architecture was implemented on NetFPGA platform and packet classification was done at full line rate without degrading the data rate or the round trip time.
机译:多字段数据包分类是许多新型和新兴网络应用程序的启用功能。 Internet流量和分类规则集的指数增长要求对分组分类采用基于硬件的新颖体系结构方法。尽管这是一个研究非常广泛的领域,但支持线速和规则集可扩展性的数据包分类却很少。在本文中,我们介绍在流行的可重配置路由器平台上实现并行数据包分类引擎体系结构时获得的经验。该架构利用现代硬件技术中提供的并行性来同时对多个数据包进行分类,以提高吞吐量。该体系结构还能够利用互联网流量中存在的时间局部性来增加吞吐量。该体系结构在NetFPGA平台上实现,数据包分类以全线速完成,而不会降低数据速率或往返时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号