首页> 外文会议>Asia Symposium on Quality Electronic Design >Design of a wave-pipelined serializer-deserializer with an asynchronous protocol for high speed interfaces
【24h】

Design of a wave-pipelined serializer-deserializer with an asynchronous protocol for high speed interfaces

机译:具有异步协议的波浪流水线串行器 - Deserializer,用于高速接口

获取原文

摘要

In this paper, we proposed an asynchronous wave-pipelined Serializer and Deserializer, or WP-SERDES in brief, that is totally clock-free. In contrast to conventional SERDES that employ power hungry phase-locked loops (PLLs) for synchronization in serializers and clock-data recovery (CDR) circuits in deserializers, the proposed WP-SERDES employs delay elements (DEs) consisting of inverter chains for timing reference. Besides, throughput of the proposed WP-SERDES is adjustable thanks to the voltage-controlled inverters used in the DEs. The proposed WP-SERDES which was simulated using 180nm CMOS process shows a 3.9 Gb/s throughput and 2.44 mW power consumption.
机译:在本文中,我们提出了一种异步波 - 流水线序列化器和解串器,或者是WP-Serdes,完全是无线的。与采用电力循环回路(PLLS)的常规SERDES进行对比,用于在DERERIALIAMER中的序列化器和时钟数据恢复(CDR)电路中同步,所提出的WP-SERDES采用由逆变器链组成的延迟元件(DES)进行定时参考。此外,由于DES中使用的电压控制的逆变器,所提出的WP-SERDES的吞吐量可调。使用180nm CMOS工艺模拟的提出的WP-SERDES显示了3.9GB / s的吞吐量和2.44兆瓦的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号