首页> 外国专利> High speed data transfer using calibrated, single-clock source synchronous serializer-deserializer protocol

High speed data transfer using calibrated, single-clock source synchronous serializer-deserializer protocol

机译:使用校准的单时钟源同步串行器-解串器协议进行高速数据传输

摘要

An electronic system, comprising a first semiconductor device, a second semiconductor device, a clock circuit, and a plurality of independently adjustable calibration circuits connected in each of the plurality of serial data paths. The first semiconductor device may comprise a plurality of Serializer-Deserializer interfaces. The second semiconductor device may comprise a plurality of serial data interfaces coupled to the plurality of Serializer-Deserializer interfaces to provide a plurality of serial data paths between the first semiconductor device and the second semiconductor device. The plurality of Serializer-Deserializer interfaces and the plurality of serial data interfaces may be clocked from a clock signal derived from the clock circuit. The plurality of independently adjustable calibration circuits may be configured to compensate for timing differences across the plurality of serial data paths.
机译:一种电子系统,包括第一半导体器件,第二半导体器件,时钟电路以及连接在所述多个串行数据路径中的每一个中的多个独立可调的校准电路。第一半导体器件可以包括多个串行器-解串器接口。第二半导体器件可以包括耦合到多个串行化器-解串行器接口的多个串行数据接口,以在第一半导体器件和第二半导体器件之间提供多个串行数据路径。多个串行化器-解串行器接口和多个串行数据接口可以根据从时钟电路导出的时钟信号来计时。多个独立可调的校准电路可以被配置为补偿多个串行数据路径上的时序差异。

著录项

  • 公开/公告号US9577818B2

    专利类型

  • 公开/公告日2017-02-21

    原文格式PDF

  • 申请/专利权人 TERADYNE INC.;

    申请/专利号US201514614326

  • 发明设计人 GEORGE W. CONNER;

    申请日2015-02-04

  • 分类号H04L7;

  • 国家 US

  • 入库时间 2022-08-21 13:43:22

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号