首页> 外文会议>IEEE International Conference on Software Engineering and Service Science >FPGA-based packets processing acceleration platform for VNF
【24h】

FPGA-based packets processing acceleration platform for VNF

机译:基于FPGA的数据包处理VNF的加速平台

获取原文

摘要

While there has been a belief over the past few years that virtual network functions (VNFs) should be built on common servers, we argue that it can lead to limited performance and large up/down traffic. This paper proposes a new idea of shifting part of NFV functions from software packages to common hardware devices to promote overall performance. Then we present the design and implementation of PPAP, a Packets Processing Acceleration Platform for NFV. It offers high flexibility by allowing functions to control the processing flow of hardware. Dynamic match tables and virtualization techniques ensure isolation among VNF instances.
机译:虽然在过去几年中存在一个信念,但是应该在普通服务器上建立虚拟网络功能(VNFS),但我们认为它可能导致有限的性能和大量上/下流量。本文提出了一种新的思路,将部分NFV函数从软件包转换为普通硬件设备以促进整体性能。然后我们介绍了PPAP的设计和实现,该数据包处理NFV的加速平台。它通过允许使用功能来控制硬件处理流程,提供高度的灵活性。动态匹配表和虚拟化技术确保VNF实例之间的隔离。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号