首页> 外文会议>IEEE International Conference on Software Engineering and Service Science >A design of reconfigurable bus based on the embedded microprocessor SIMD core
【24h】

A design of reconfigurable bus based on the embedded microprocessor SIMD core

机译:基于嵌入式微处理器SIMD内核的可重构总线设计

获取原文

摘要

A data parallel computer architecture model based on the reconfigurable bus is proposed. First, for the problems existing in the modern multimedia processing, one dimensional processing element array architecture based on the reconfigurable bus is put forward; secondly, the communication module and the data transmission mode between each processing element are designed, namely, a design based on a reconfigurable bus; finally, test and verification of several commonly-used image processing algorithms indicate that one dimensional SIMD architecture based on the reconfigurable bus is logically feasible.
机译:提出了一种基于可重构总线的数据并行计算机体系结构模型。首先,针对现代多媒体处理中存在的问题,提出了一种基于可重构总线的一维处理单元阵列架构。其次,设计了通信模块和各处理元件之间的数据传输方式,即基于可重构总线的设计。最后,对几种常用图像处理算法的测试和验证表明,基于可重构总线的一维SIMD体系结构在逻辑上是可行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号