首页> 外文会议>International Conference on Advances in Electrical Engineering >Design of low power pulsed flip-flop using sleep transistor scheme
【24h】

Design of low power pulsed flip-flop using sleep transistor scheme

机译:使用睡眠晶体管方案设计低功率脉冲触发器

获取原文

摘要

In this paper, a novel low power pulsed flip-flop (P-FF) design featuring a sleep transistor scheme is proposed. In order to improve the leakage robustness for sub-90nm low clock load dynamic flip-flops, a novel sleep transistor scheme is proposed. The scheme is implemented using CMOS 90nm technology file in Synopsis HSPICE. As compared to the conventional pulse triggered flip-flops, the proposed sleep transistor based P-FF design features best power-delay-product performance. The average power and leakage power is reduced without degrading the overall performance.
机译:本文提出了一种具有睡眠晶体管方案的新型低功率脉冲触发器(P-FF)设计。为了提高子-90nm低时钟负载动态触发器的漏鲁可以,提出了一种新的睡眠晶体管方案。该方案是在Synopsis Hspice中使用CMOS 90nm技术文件实现的。与传统的脉冲触发触发器相比,所提出的基于睡眠晶体管的P-FF设计具有最佳的功率延迟产品性能。平均功率和漏电功率降低而不会降低整体性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号