首页> 外文会议>International Symposium on Computing and Networking >Fully-Pipelined Architecture for Simulated Annealing-based QUBO Solver on the FPGA
【24h】

Fully-Pipelined Architecture for Simulated Annealing-based QUBO Solver on the FPGA

机译:用于FPGA上基于模拟退火的Qubo求解器的完全流水线架构

获取原文
获取外文期刊封面目录资料

摘要

The main contribution of this work is to propose a new fully-pipelined architecture for the QUBO solver on the FPGA. For the fully-pipelined architecture, we propose two local search algorithms based on the simulated annealing with different bit-selection strategies in the local search. The implementation supports a 1024-bit QUBO problem with 16-bit weights. For the problem, we use multiple instances and perform the local search in overlapped execution with pipeline structure. We implemented the proposed circuit on Xilinx UltraScale+ FPGA V09P. The implementation result shows that the circuit can search 3.58×1011 solutions per second. In addition, by sharing the block RAM, we implemented a dual annealer architecture that has two QUBO solver into the FPGA. As a result, the dual annealer architecture can search 6.14 × 1011 solutions per second.
机译:这项工作的主要贡献是为FPGA的Qubo求解器提出新的全流水线架构。对于完全流水线架构,我们提出了两个本地搜索算法,基于本地搜索中的不同比特选择策略的模拟退火。该实现支持16位权重的1024位Qubo问题。对于问题,我们使用多个实例并使用管道结构重叠执行本地搜索。我们在Xilinx UltraScale + FPGA V09P上实现了所提出的电路。实现结果表明电路可以搜索3.58×10 11 每秒解决方案。另外,通过共享块RAM,我们实现了一个双退火器架构,该架构具有两个Qubo求解器进入FPGA。结果,双退火器架构可以搜索6.14×10 11 每秒解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号