首页> 外文会议>IEEE International Solid-State Circuits Conference >A 1.5GHz 890#x03BC;W digital MDLL with 400fsrms integrated jitter, #x2212;55.6dBc reference spur and 20fs/mV supply-noise sensitivity using 1b TDC
【24h】

A 1.5GHz 890#x03BC;W digital MDLL with 400fsrms integrated jitter, #x2212;55.6dBc reference spur and 20fs/mV supply-noise sensitivity using 1b TDC

机译:1.5GHz 890μ w数字mdll,带有400fsrms集成抖动,− 55.6dbc参考刺和20fs / mv供应噪声灵敏度,使用1b tdc

获取原文

摘要

Highly digital clock generator architectures, most commonly implemented using digital phase-locked loops (DPLLs), are evolving as the preferred means for synthesizing on-chip clocks. Their main benefits include small area, reduced sensitivity to analog circuit imperfections, and easier scalability to newer processes. However, conflicting bandwidth requirements to simultaneously suppress TDC quantization error and oscillator phase noise poses several design challenges.
机译:高度数字时钟发生器架构,最常见的是使用数字锁相环(DPLL)实现的,作为合成片上时钟的优选方式。 它们的主要优点包括小面积,对模拟电路缺陷的敏感性降低,更容易扩展到更新过程。 然而,相互冲突的带宽要求以同时抑制TDC量化误差和振荡器相位噪声造成的几个设计挑战。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号