首页> 外文会议>IEEE International Solid-State Circuits Conference >A multi-gigabit DRAM technology with 6F/sup 2/ open-bit-line cell distributed over-driven sensing and stacked-flash fuse
【24h】

A multi-gigabit DRAM technology with 6F/sup 2/ open-bit-line cell distributed over-driven sensing and stacked-flash fuse

机译:具有6F / SUP 2 /开放位线单元分布式过度驱动的传感和堆叠闪光熔断器的多千兆DRAM技术

获取原文

摘要

Summary form only given. To cope with difficult device miniaturization in the multi-gigabit era, memory cells smaller than the traditional 8F/sup 2/ folded bitline (BL) cell are needed. A 6F/sup 2/ trench capacitor folded-BL cell has been recently described. However, it needs not only additional tight-pitch layers to create a vertically folded-BL arrangement, but also a vertical transistor. The 6F/sup 2/ open-BL cell enabling a simple planar transistor is another candidate as its inherently large imbalance noise between pairs of BLs is reduced. Low-voltage, high-speed array operation is essential in the multi-gigabit era. A conventional non-over-driven sensing scheme cannot achieve a high enough speed at an array voltage below 1.6 V, because the threshold voltage (Vth) cannot be reduced 0.1 V to obtain a low enough stand-by current. Distributed over-driven sensing enables a higher speed due to reduced voltage loss caused by distributed drivers combined with meshed power lines. Consequently, compared with the conventional schemes, the sensing time for a 1.2 V array voltage necessary for the 1 Gb generation decreased by 6.9 ns and 2.0 ns. Hence, this sensing scheme is promising for array voltages below 1.0 V in multi-gigabit memory. In multi-gigabit DRAMs, redundancy for degraded cells after packaging is a major concern. To overcome this a scheme is adopted which features a stacked flash fuse composed of three series flash fuses utilizing standard CMOS transistors without any additional process steps. Thus this technology can be used to fabricate a 0.13 /spl mu/m 180 mm/sup 2/ 1 Gb DRAM assembled in a 400-mil package.
机译:摘要表格仅给出。为了应对多千兆位的困难的装置小型化,需要小于传统的8F / SUP 2 /折叠位线(BL)单元的存储器单元。最近已经描述了6F / SUP 2 /沟槽电容折叠-BL电池。然而,它不仅需要额外的紧桨距层以产生垂直折叠的-BL布置,而且需要垂直折叠的-BL装置,也需要垂直晶体管。启用简单平面晶体管的6F / SUP 2 / OPEN-BL电池是另一个候选者,因为它在BLS对之间固有的大量不平衡噪声减小。低压,高速阵列操作在多千兆位时代至关重要。传统的非过驱动方案不能在低于1.6V的阵列电压下实现足够高的速度,因为阈值电压(Vth)不能减小> 0.1V以获得足够低的待机电流。由于分布式驱动器与啮合电力线组合引起的电压损耗,分布式过度驱动传感使得能够更高的速度。因此,与传统方案相比,1GB生成所需的1.2V阵列电压的感测时间减少了6.9 ns和2.0ns。因此,该传感方案在多千兆位存储器中具有低于1.0 V的阵列电压。在多千兆位DRAM中,包装后降解细胞的冗余是一个主要问题。为了克服这一点,采用了一种方案,该方案采用了由三个系列闪光熔断器组成的堆叠闪光灯,利用标准CMOS晶体管,没有任何额外的工艺步骤。因此,该技术可用于制造在400密耳包装中组装的0.13 / SPL MU / M 180 mm / sup 2/1 GB DRAM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号