首页> 外文会议>IEEE International Solid-State Circuits Conference >A 0.022mm2 970#x00B5;W dual-loop injection-locked PLL with #x2212;243dB FOM using synthesizable all-digital PVT calibration circuits
【24h】

A 0.022mm2 970#x00B5;W dual-loop injection-locked PLL with #x2212;243dB FOM using synthesizable all-digital PVT calibration circuits

机译:使用可合成的全数字PVT校准电路的0.022mm 2 970µW双环路注入锁定PLL,具有-243dB FOM

获取原文

摘要

For modern SoC systems, stringent requirements on on-chip clock generators include low area, low power consumption, environmental insensitivity, and the lowest possible jitter performance. Multiplying Delay-Locked Loop (MDLL) [1–2], subharmonically injection-locked techniques [3], and sub-sampling techniques [4–5] can significantly improve the random jitter characteristics of a clock generator. However, in order to guarantee their correct operation and optimal performance over process-voltage-temperature (PVT) variations, each method requires additional calibration circuits, which impose difficult-to-meet timing constraints. In the case of an injection-locked PLL (IL-PLL), a free-running frequency calibration is required. However, the output of an injection-locked oscillator is always fixed at the desired frequency, so a shift in the free-running frequency (e.g. caused by temperature and voltage variations) cannot be simply compensated for by using a frequency-locked loop (FLL). Therefore, we propose the use of a dual-loop topology with one free-running voltage-controlled oscillator (VCO) as a replica VCO placed inside a FLL for tracking temperature and voltage drift. The other VCO (the main VCO) is injection locked for producing a low-jitter clock, while the free-running frequency shift can be compensated for by the replica loop. The method provides robust output over temperature and voltage variations.
机译:对于现代SoC系统,片上时钟发生器的严格要求包括低面积,低功耗,对环境不敏感以及最低的抖动性能。乘法延迟锁定环(MDLL)[1-2],次谐波注入锁定技术[3]和子采样技术[4-5]可以显着改善时钟发生器的随机抖动特性。但是,为了保证它们在过程电压-温度(PVT)变化范围内的正确操作和最佳性能,每种方法都需要附加的校准电路,这会带来难以满足的时序约束。对于注入锁定PLL(IL-PLL),需要自由运行的频率校准。但是,注入锁定振荡器的输出始终固定在所需的频率上,因此无法通过使用锁频环(FLL)来简单地补偿自由运行频率的偏移(例如,由温度和电压变化引起的偏移) )。因此,我们建议使用带有一个自由运行的压控振荡器(VCO)的双环拓扑结构作为放置在FLL内的副本VCO,以跟踪温度和电压漂移。另一个VCO(主VCO)被注入锁定以产生低抖动时钟,而自由运行的频移可以通过复制环路来补偿。该方法可在温度和电压变化范围内提供稳定的输出。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号