首页> 外文会议>IEEE International Conference on Consumer Electronics >Low-power Architecture for A 6-bit 1.6GS/s Flash A/D Converter
【24h】

Low-power Architecture for A 6-bit 1.6GS/s Flash A/D Converter

机译:低功耗架构6位1.6GS / S闪存A / D转换器

获取原文

摘要

A 6-bit, 1.6-GS/s, flash ADC with a low-power architecture is presented. The proposed low-power architecture based on an analog input pre-processing method reduces the total number of comparators to almost two-thirds of that required in a conventional 6-bit, flash ADC. The advantages of the analog input pre-processing method include the low power consumption and small area due to the reduced number of comparators. The proposed flash ADC consumes 240mW at a supply voltage of 1.8V when implemented in a 0.18-μm CMOS technology. The simulated SNDR is 32dB at an input frequency of 200MHz.
机译:提出了6位,1.6GS / s,具有低功耗架构的闪存ADC。基于模拟输入预处理方法的所提出的低功耗架构将比较器的总数减少到传统6位闪存ADC中所需的几乎三分之二。由于减少数量的比较器,模拟输入预处理方法的优点包括低功耗和小面积。当以0.18-μmCMOS技术实施时,所提出的闪光ADC在1.8V的电源电压下消耗240mW。模拟SNDR以200MHz的输入频率为32dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号