首页> 外文会议>International Conference on Microelectronics >Asynchronous early output section-carry based carry lookahead adder with alias carry logic
【24h】

Asynchronous early output section-carry based carry lookahead adder with alias carry logic

机译:异步早期输出部分 - 基于携带的携带看法加法器,别名携带逻辑

获取原文

摘要

A new asynchronous early output section-carry based carry lookahead adder (SCBCLA) with alias carry output logic is presented in this paper. To evaluate the proposed SCBCLA with alias carry logic and to make a comparison with other CLAs, a 32-bit addition operation is considered. Compared to the weak-indication SCBCLA with alias logic, the proposed early output SCBCLA with alias logic reports a 13% reduction in area without any increases in latency and power dissipation. On the other hand, in comparison with the early output recursive CLA (RCLA), the proposed early output SCBCLA with alias logic reports a 16% reduction in latency while occupying almost the same area and dissipating almost the same average power. All the asynchronous CLAs are quasi-delay-insensitive designs which incorporate the delay-insensitive dual-rail data encoding and adhere to the 4-phase return-to-zero handshaking. The adders were realized and the simulations were performed based on a 32/28nm CMOS process.
机译:本文介绍了一种新的异步早期输出段 - 基于携带的携带看法加法器(SCBCLA)采用别名进行输出输出逻辑。为了评估所提出的SCBCLA与别名携带逻辑并与其他CLA进行比较,考虑32位添加操作。与别名逻辑的弱点SCBCLA相比,建议的早期输出SCBCLA与别名逻辑报告了13 %的区域减少,没有延迟和功耗的任何增加。另一方面,与早期输出递归CLA(RCLA)相比,提出的早期输出SCBCLA具有别名逻辑报告延迟的16 %,同时占据几乎相同的区域并消散几乎相同的平均功率。所有异步CLA都是准延迟不敏感的设计,其包括延迟不敏感的双轨数据编码并粘附到4相返回到零握手。实现了添加剂,并且基于32 / 28nm CMOS工艺进行模拟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号