首页> 外文会议>International Conference on Computer Science and Network Technology >Optimization of Coarse-Grained Reconfigurable Processor Based on Dynamic Decompression of Configuration Contexts
【24h】

Optimization of Coarse-Grained Reconfigurable Processor Based on Dynamic Decompression of Configuration Contexts

机译:基于配置上下文的动态解压缩粗粒度可重构处理器的优化

获取原文

摘要

Coarse-grained Reconfigurable Architecture (CGRA) has been considered to be efficient for radar applications due to the performance and flexibility that it can provide. However, it has a crucial problem on cache memory that storing the large configuration contexts increases the silicon area and power consumption. This paper proposes a configuration compression and decompression approach based on dynamic pattern matching to solve the configuration problem for CGRA. The proposed compression and decompression approach can efficiently reduce the redundancies in the contexts, and keep the decompression time in 3 cycles. With comparison to SIMD and dictionary compression methods, the proposed compression approach can reduce context size by over 60%, which is much higher than SIMD. Besides, the performance of the proposed de-compressor is 1.7 times higher than the SIMD method and 2.7 times higher than the dictionary method. The proposed configuration compression and decompression approach is realized at the Register Transfer Level (RTL) with Verilog HDL and synthesized using Synopsys Design Compiler with SMIC 40nm CMOS technology on 500MHz frequency.
机译:由于可以提供的性能和灵活性,粗粒度可重新配置架构(CGRA)被认为是雷达应用的效率。然而,在存储大配置上下文的高速缓冲存储器上具有重要问题,增加了硅面积和功耗。本文提出了一种基于动态模式匹配的配置压缩和解压缩方法,以解决CGRA的配置问题。所提出的压缩和减压方法可以有效地减少上下文中的冗余,并将减压时间保持在3个周期。随着与SIMD和字典压缩方法的比较,所提出的压缩方法可以将上下文大小减少超过60%,远高于SIMD。此外,所提出的去压缩机的性能比SIMD方法高1.7倍,比词典方法高2.7倍。所提出的配置压缩和解压缩方法在具有Verilog HDL的寄存器传输级别(RTL)中实现,并在500MHz频率上使用Synopsys设计编译器使用Synopsys Design Commos技术合成。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号