首页> 外文会议>IEEE/ACM International Symposium on Microarchitecture >Identifying and predicting timing-critical instructions to boost timing speculation
【24h】

Identifying and predicting timing-critical instructions to boost timing speculation

机译:识别和预测时序关键指令以提高时序猜测

获取原文

摘要

Circuit-level timing speculation has been proposed as a technique to reduce dependence on design margins and eliminating power/performance overheads. Recent work has proposed microarchitectural methods to dynamically detect and recover from timing errors in processor logic. To a large extent existing work has relied on statistical error models and has not evaluated potential disparity of error rates at the level of static instructions. In this paper, we analyze gate-level hardware models for an execution pipeline and demonstrate pronounced locality in instruction-level error rates due to value locality and data dependences. We propose timing error prediction to dynamically anticipate timing errors at the instruction-level and error padding techniques to avoid the full recovery cost of timing errors. We show that with simple prediction strategies our mechanism can reduce 80% of the performance penalty incurred by error recovery on average. This allows us to alleviate some limitations of timing speculation and improves energy-efficiency by 21% when compared to baseline timing speculation techniques using the same dynamic adaptive tuning mechanism.
机译:已经提出了电路级定时猜测作为减少设计边距和消除电力/性能开销的技术。最近的工作已经提出了微架构方法,以动态检测和恢复处理器逻辑中的定时误差。在很大程度上,现有工作依赖于统计误差模型,并且在静态指令水平上没有评估错误率的潜在差异。在本文中,我们分析了执行流水线的门级硬件模型,并由于价值局部性和数据依赖性而在指令级错误率中演示发音的局部性。我们提出了定时误差预测,以动态预测指令级别和错误填充技术的定时误差,以避免定时错误的完整恢复成本。我们表明,随着简单的预测策略,我们的机制可以平均减少80%的性能惩罚所产生的绩效惩罚。这使我们能够缓解定时猜测的一些限制,并且与使用相同的动态自适应调谐机构的基线时序拨射技术相比,通过21%提高节能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号