首页> 外文会议>2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC) >Buffer-Integrated-Cache: A cost-effective SRAM architecture for handheld and embedded platforms
【24h】

Buffer-Integrated-Cache: A cost-effective SRAM architecture for handheld and embedded platforms

机译:缓冲区集成缓存:适用于手持式和嵌入式平台的经济高效的SRAM架构

获取原文

摘要

In an SoC, building local storage in each accelerator is area inefficient due to the low average utilization. In this paper, we present design and implementation of Buffer-integrated-Caching (BiC), which allows many buffers to be instantiated simultaneously in caches. BiC enables cores to view portions of the SRAM as cache while accelerators access other portions of the SRAM as private buffers. We demonstrate the cost-effectiveness of BiC based on a recognition MPSoC that includes two Pentiumℒ cores, an Augmented Reality accelerator and a speech recognition accelerator. With 3% extra area added to the baseline L2 cache, BiC eliminates the need to build 215KB dedicated SRAM for the accelerators, while increasing total cache misses by no more than 0.3%.
机译:在SoC中,由于平均利用率较低,因此在每个加速器中构建本地存储的效率很低。在本文中,我们介绍了缓冲区集成缓存(BiC)的设计和实现,它允许在缓存中同时实例化许多缓冲区。 BiC使内核能够将SRAM的某些部分视为高速缓存,而加速器将SRAM的其他部分视为专用缓冲区。我们演示了基于识别MPSoC的BiC的成本效益,该MPSoC包括两个Pentium®内核,一个增强现实加速器和一个语音识别加速器。通过向基准二级缓存添加3%的额外区域,BiC消除了为加速器构建215KB专用SRAM的需要,同时使总缓存未命中率增加了不超过0.3%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号