首页> 外文会议>2011 IEEE 29th International Conference on Computer Design >Low power, high throughput network-on-chip fabric for 3D multicore processors
【24h】

Low power, high throughput network-on-chip fabric for 3D multicore processors

机译:用于3D多核处理器的低功耗,高吞吐量的片上网络结构

获取原文

摘要

Long wires degrade significantly the performance of network-on-chip (NoC) communication fabric in large multicore processors. 3D network-on-chip architecture alleviates the problem of long wires, but practical limitations of CMOS technology restrict such structures to two active layers only. In this work, we study a heterogeneous 3D chip with processor cores and cache blocks implemented in CMOS and NoC fabric in VeSFET tech-nology. Such a 3D architecture shows significant improvements in all network parameters including latency, power and energy consumption compared to existing 3D NoCs.
机译:长导线会大大降低大型多核处理器中的片上网络(NoC)通信结构的性能。 3D片上网络体系结构缓解了布线较长的问题,但是CMOS技术的实际局限性将这种结构限制为仅两个有源层。在这项工作中,我们研究了采用VeSFET技术以CMOS和NoC架构实现的具有处理器核心和缓存块的异构3D芯片。与现有的3D NoC相比,这种3D架构在所有网络参数(包括延迟,功耗和能耗)方面均显示出显着改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号