首页> 外文会议>2011 IEEE 20th Conference on Electrical Performance of Electronic Packaging and Systems >A new method to estimate phases of sinusoidal jitter to evaluate high-speed links
【24h】

A new method to estimate phases of sinusoidal jitter to evaluate high-speed links

机译:一种估计正弦抖动相位以评估高速链路的新方法

获取原文

摘要

Analysis of high-speed links requires modeling of timing noise in devices and clock architecture as well as passive inter-connections. With the increased demand on data rate and low power in mobile devices such as 3D PoP, it is more challenging to predict bit error rate (BER) due to their tighten timing and voltage constraints. Phase relationship among different jitter sources becomes a key player deciding how well links perform. A new method based on the subspace concept is proposed to estimate the phases in multi-tone jitter sequences. Its accuracy is much less sensitive to the size of data than FFT based method. For the first time, the phase of one on-chip jitter sensitivity function is characterized out using limited data from measurement.
机译:高速链路的分析需要对设备和时钟架构中的时序噪声以及无源互连进行建模。随着对诸如3D PoP之类的移动设备中数据速率和低功耗需求的增长,由于其严格的时序和电压约束,预测误码率(BER)更具挑战性。不同抖动源之间的相位关系成为决定链路性能的关键因素。提出了一种基于子空间概念的新方法来估计多音抖动序列中的相位。与基于FFT的方法相比,其精度对数据大小的敏感度要低得多。首次使用来自测量的有限数据来表征一个片上抖动敏感度功能的相位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号