首页> 外文会议>2011 21st International Conference on System Engineering >Design and Implementation of a Video Compression Technique for High Definition Videos Implemented on a FPGA
【24h】

Design and Implementation of a Video Compression Technique for High Definition Videos Implemented on a FPGA

机译:在FPGA上实现的高清视频的视频压缩技术的设计与实现

获取原文

摘要

High definition videos contain huge data to be transmitted and received, which is difficult to be sent and stored. In this paper a compression technique based on binary motion vector technique is used to compress HD videos. In which the process of searching for the best matching block for each current block occurs. The proposed technique keeps HD quality with at least Peak Signal to Noise Ratio 62 dB and along with 26% compression ratio on gray scale. The proposed technique is implemented on a Xilinx Vertex 2 2V250fg456 FPGA. The maximum operating speed of the hardware is 63.8 MHz. The FPGA utilization is 12.37% of total CLB slices and 8.61% of total latches.
机译:高清晰度视频包含大量要发送和接收的数据,难以发送和存储。在本文中,基于二进制运动矢量技术的压缩技术被用于压缩高清视频。在该过程中,将为每个当前块搜索最佳匹配块。所提出的技术以至少62dB的峰信噪比和26%的灰度压缩率保持高清质量。所提出的技术是在Xilinx Vertex 2 2V250fg456 FPGA上实现的。硬件的最大运行速度为63.8 MHz。 FPGA的使用率为CLB片总数的12.37%,锁存器的总数为8.61%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号