首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >An implementation of an asychronous FPGA based on LEDR/four-phase-dual-rail hybrid architecture
【24h】

An implementation of an asychronous FPGA based on LEDR/four-phase-dual-rail hybrid architecture

机译:基于LIVER /四相双轨混合架构的异步FPGA的实现

获取原文

摘要

This paper presents an asynchronous FPGA that combines four-phase dual-rail encoding and LEDR (Level-Encoded Dual-Rail) encoding. Four-phase dual-rail encoding is used for small area and low power of function units, while LEDR encoding for high throughput and low power of data transfer. The proposed FPGA is fabricated in the e-Shuttle 65nm CMOS process and operates at 870 MHz. Compared to the synchronous FPGA, the power consumption is reduced by 38% for the workload of 15%.
机译:本文提出了一种异步FPGA,其结合了四相双轨编码和LEDR(电平编码双轨)编码。四相双轨编码用于功能单元的小面积和低功耗,而LEDR编码用于数据吞吐量的高吞吐量和低功耗。拟议的FPGA采用e-Shuttle 65nm CMOS工艺制造,工作频率为870 MHz。与同步FPGA相比,工作量为15%时,功耗降低了38%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号