首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >An enhanced leakage-aware scheduler for dynamically reconfigurable FPGAs
【24h】

An enhanced leakage-aware scheduler for dynamically reconfigurable FPGAs

机译:用于动态可重新配置FPGA的增强型泄漏感知调度器

获取原文

摘要

The FPGAs (Field-Programmable Gate Array) are popular in hardware designs and even hardware/software co-designs. Due to the advance of manufacturing technologies, leakage power has become an important issue in the design of modern FPGAs. In particular, the partially dynamical reconfigurable FPGAs allow the latency between FPGA reconfiguration and task execution for the performance consideration. However, this latency introduces unnecessary leakage power called leakage waste. In this work, we propose a leakage-aware scheduling algorithm to minimize the leakage waste without increasing the schedule length of tasks. In this algorithm, a priority dispatcher with a split-aware placement is proposed to reduce the scheduling complexity with considering the hardware constraints of FPGAs. A series of experiments based on synthetic designs demonstrates that the proposed algorithm could effectively reduce leakage waste with limited sacrifices on the task schedulability.
机译:FPGA(现场可编程门阵列)在硬件设计乃至硬件/软件协同设计中都很流行。由于制造技术的进步,泄漏功率已成为现代FPGA设计中的重要问题。特别地,出于性能考虑,部分动态可重新配置的FPGA允许FPGA重新配置和任务执行之间的等待时间。但是,这种等待时间会引入不必要的泄漏功率,称为泄漏浪费。在这项工作中,我们提出了一种泄漏感知调度算法,以在不增加任务调度长度的情况下最大程度地减少泄漏浪费。在该算法中,提出了一种具有可拆分感知布局的优先级分配器,以在考虑到FPGA的硬件约束的情况下降低调度复杂性。基于综合设计的一系列实验表明,所提出的算法可以有效地减少泄漏浪费,而对任务的可调度性却有有限的牺牲。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号