【24h】

NBTI-aware power gating design

机译:NBTI感知电源门控设计

获取原文

摘要

A header-based power gating structure inserts PMOS as sleep transistors between the power rail and the circuit. Since PMOS sleep transistors in the functional mode are turned-on continuously, Negative Bias Temperature Instability (NBTI) influences the lifetime reliability of PMOS sleep transistors seriously. To tolerate NBTI effect, sizes of PMOS sleep transistors are normally over-sized. In this paper, we propose a novel NBTI-aware power gating architecture to extend the lifetime of PMOS sleep transistors. In our structure, sleep transistors are switched on/off periodically so that overall turned-on times of sleep transistors are reduced and sleep transistors are less influenced by NBTI effect. The experimental results show that our approach can achieve better lifetime extensions of PMOS sleep transistors than previous works and few area overheads.
机译:基于标题的电源门控结构将PMOS作为睡眠晶体管插入电源轨和电路之间。由于处于工作模式的PMOS睡眠晶体管会连续导通,因此负偏置温度不稳定性(NBTI)会严重影响PMOS睡眠晶体管的寿命可靠性。为了容忍NBTI效应,PMOS睡眠晶体管的尺寸通常过大。在本文中,我们提出了一种新颖的可感知NBTI的功率门控架构,以延长PMOS睡眠晶体管的寿命。在我们的结构中,睡眠晶体管会定期导通/关断,从而减少了睡眠晶体管的总导通时间,并减少了NBTI效应对睡眠晶体管的影响。实验结果表明,与以前的工作相比,我们的方法可以实现PMOS睡眠晶体管的更好的寿命扩展,并且面积开销很少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号