首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >A fine-grained technique of NBTI-aware voltage scaling and body biasing for standard cell based designs
【24h】

A fine-grained technique of NBTI-aware voltage scaling and body biasing for standard cell based designs

机译:NBTI感知电压缩放和主体偏置的细粒度技术,用于基于标准单元的设计

获取原文

摘要

As the technology scales, the increase of circuit delay over time due to NBTI (negative bias temperature instability) effect is not negligible any more. It has been known that voltage scaling is an effective scheme that is able to mitigate the NBTI effect. However, a careful control of voltage scaling is required not to increase the dissipation of dynamic power significantly. On the other hand, body biasing can also be used to mitigate the NBTI effect by lowering down the threshold voltage, but its effectiveness is limited, as will be demonstrated in this work, and it increases the leakage power. This work addresses an important problem of minimizing the power consumption of circuit while controlling the NBTI induced delay increase to meet the circuit timing constraint by simultaneously utilizing the effects of voltage scaling and body biasing on both NBTI and power consumption. Precisely, we solve the problem of finding a set of supply and body biasing voltage values to apply circuit clusters on standard cell based design to minimize the total power consumption while satisfying the constraint of circuit life time, considering the NBTI induced delay factor in circuit timing computation. By a comprehensive analysis on the relations between the values of supply and body biasing voltages and the values of the resulting power consumption and NBTI induced delay, we precisely formulate the problem, and transform it into a problem of convex optimization to solve it efficiently. Through extensive experimentation using ISCAS benchmark designs, it is shown that the proposed approach to the simultaneous exploitation of supply voltage and body biasing is able to produce designs with 14% and 8% reduced energy consumption on average over the designs produced by the design time NBTI-aware guard-banding based voltage scaling and the run time NBTI-aware voltage scaling, respectively.
机译:随着技术的扩展,由于NBTI(负偏置温度不稳定性)效应而引起的电路延迟随时间的增加不再可忽略不计。众所周知,电压缩放是一种能够减轻NBTI效应的有效方案。但是,需要仔细控制电压缩放比例,以免显着增加动态功率的耗散。另一方面,体偏置也可以通过降低阈值电压来减轻NBTI的影响,但其有效性受到限制,这将在本工作中得到证明,并且它会增加泄漏功率。这项工作解决了一个重要的问题,即通过同时利用电压缩放和主体偏置对NBTI和功耗的影响,在控制NBTI引起的延迟增加以满足电路时序约束的同时,将电路的功耗降至最低。精确地,考虑到NBTI在电路时序中引起的延迟因素,我们解决了以下问题:找到一组电源电压和车身偏置电压值,以将电路集群应用到基于标准单元的设计中,从而在满足电路寿命的约束的同时,将总功耗降至最低计算。通过对电源电压和车身偏置电压之间的关系以及由此产生的功耗和NBTI引起的延迟之间的关系进行综合分析,我们精确地表述了该问题,并将其转化为凸优化问题以有效地解决该问题。通过使用ISCAS基准设计进行广泛的试验,结果表明,与电源设计时间NBTI相比,所提出的同时利用电源电压和车身偏置的方法能够生产出平均能耗降低14%和8%的设计。感知保护带的电压缩放和运行时间感知NBTI的电压缩放。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号